



### Agenda

- Part 1: ALU
  - Types of ALU Micro-operations
  - ALU Design
- Part 2: Instruction Set Architecture
  - MIPS Instruction Set Architecture





#### Types of ALU Micro-operations

Types of ALU microoperations

Data Transfer

Arithmetic

Logical

Shift

 $D \leftarrow A$ 



# Full adder block diagram



| V-00-00-00-00-00-00-00-00-00-00-00-00-00 | Inputs | Outputs         |       |     |
|------------------------------------------|--------|-----------------|-------|-----|
| A                                        | В      | C <sub>in</sub> | Carry | Sum |
| 0                                        | 0      | 0               | 0     | 0   |
| 0                                        | 0      | 1               | 0     | 1   |
| 0                                        | 1      | 0               | 0     | 1   |
| 0                                        | 1      | 1               | 1     | 0   |
| 1                                        | 0      | 0               | 0     | 1   |
| 1                                        | 0      | 1               | 1     | 0   |
| 1                                        | 1      | 0               | 1     | 0   |
| 1                                        | 1      | 1               | 1     | 1   |

Truth Table of Full Adder



# Types of ALU Micro-operations (Arithmetic micro-operations)

#### • Addition:

$$D \leftarrow A + B$$





## Part 3: Types of ALU Micro-operations (Arithmetic micro-operations)

• Increment:

 $D \leftarrow A+1$ 

0100

D





1111

2's complement OF 1 IS ALL ONES

# Part 3: Types of ALU Micro-operations (Arithmetic micro-operations)

Decrement:  $C_{in}$  $D \leftarrow A - 1$ FA D0 FAD00101 Α  $C_{out}$  $C_{out}$ 1111  $C_{in}$  $C_{in}$ D 0100 A1. Α1 FA D1 FΑ D1 0001  $C_{out}$  $C_{out}$ 1110



## Part 3: Types of ALU Micro-operations (Arithmetic micro-operations)

Subtraction:

$$D \leftarrow A + B + 1$$

5 0101 0011

- Has to be converted to 5+(-3).
- We have to get negative representation of 3 by applying 2's complement



1101

2's complement,

this is -3

# ALU design for Arithmetic microoperations

How the ALU is designed to allow all the arithmetic microoperations?





# Note the C<sub>in</sub> has also an impact on the micro-operation

|       | Select |              |                |                            |                      |
|-------|--------|--------------|----------------|----------------------------|----------------------|
|       |        |              | Input          | Output                     |                      |
| $S_1$ | $S_0$  | $C_{\rm in}$ | Y              | $D = A + Y + C_{\rm in}$   | Microoperation       |
| 0     | 0      | 0            | В              | D = A + B                  | Add                  |
| 0     | 0      | 1            | В              | D = A + B + 1              | Add with carry       |
| 0     | 1      | 0            | $\overline{B}$ | $D = A + \overline{B}$     | Subtract with borrow |
| 0     | 1      | 1            | $ar{B}$        | $D = A + \overline{B} + 1$ | Subtract             |
| 1     | 0      | 0            | 0              | D = A                      | Transfer A           |
| 1     | 0      | 1            | 0              | D = A + 1                  | Increment A          |
| 1     | 1      | 0            | 1              | D = A - 1                  | Decrement A          |
| 1     | 1      | 1            | 1              | D = A                      | Transfer A           |

4-bit arithmetic circuit



4-bit arithmetic circuit



#### Types of ALU micro-operations

Types of ALU microoperations

Data Transfer

 $D \leftarrow A$ 

Arithmetic

Logical

cal Shift

D ←A+B

D **←**A+B'+1

D ← A+1

 $D \leftarrow A-1$ 



### Logical Micro-operations

#### **Four Logical micro-operations**

| <b>S1</b> | S <b>0</b> |                           |       |
|-----------|------------|---------------------------|-------|
| 0         | 0          | $E \leftarrow A \wedge B$ | (And) |
| 0         | 1          | $E \leftarrow A \lor B$   | (OR)  |
| 1         | 0          | $E \leftarrow A \oplus B$ | (XOR) |
| 1         | 1          | E ← A′                    | (NOT) |





One stage of the logical circuit



## Shift micro-operations



1 Shift left → multiply by 2 with unsigned numbers

1 Shift right → divide by 2 with unsigned numbers

Can not solve the problem, but indicates overflow



## Check your Understanding

#### Problem:

Starting from an initial value of R = 01101001, determine the sequence of binary values of R after a logical shift left, followed by a circular shift right, followed by an arithmetic shift right, followed by arithmetic shift left. State whether there is an overflow.



#### **Solution:**

R = 01101001

After logical Shift left: 11010010

After circular shift right: 01101001

After arithmetic Shift right: 00110100

Arithmetic shift left: 01101000

After arithmetic shift left, no overflow occurred.





# Shift micro-operations

| RTL                   | Description                       |
|-----------------------|-----------------------------------|
| $R \leftarrow shl R$  | Shift Left register R             |
| $R \leftarrow shr R$  | Shift right register R            |
| R ← cil R             | Circular shift Left register R    |
| $R \leftarrow cir R$  | Circular shift right register R   |
| $R \leftarrow ashl R$ | Arithmetic shift Left register R  |
| R← ashr R             | Arithmetic shift right register R |



#### Shift micro-operations

#### Shifting left

| A3 | A2 | A1 | A0 | Before Shifting left |
|----|----|----|----|----------------------|
|    |    |    |    | After Shifting left  |

#### Shifting right

| A3    | A2 | A1 | Α0 | Before Shifting right |
|-------|----|----|----|-----------------------|
| Input | A3 | A2 | A1 | After Shifting right  |

| S | Н3             | H2 | H1 | Н0             | Micro-operation |
|---|----------------|----|----|----------------|-----------------|
| 0 | A3             | A1 | A0 | I <sub>R</sub> | Shift left      |
| 1 | I <sub>L</sub> | А3 | A2 | A1             | Shift right     |



4-bit circuit shifter

## One Stage of ALU







#### Instruction Set Architecture

- An Instruction Set Architecture (ISA) is part of the abstract model of a computer that defines how the CPU is controlled by the software.
- The ISA acts as an interface between the hardware and the software, specifying both what the processor is capable of doing as well as how it gets done.



#### Instruction Set

 An instruction set is a group of commands for a central processing unit (CPU) in machine language. The term can refer to all possible instructions for a CPU or a subset of instructions to enhance its performance in certain situations.

We will study
MIPS microprocessor
Its Instruction Set Architecture and
Its Instruction Set





#### MIPS microprocessor



Sony PlayStation (MIPS R3000 CPU)



NEC Cenju-4 (MIPS R10000 CPU) supercomputer

# The five most iconic devices using MIPS CPUs



Tesla Model S (MIPS I-class CPU)



Nintendo 64 (MIPS R4300i CPU)



SGI Indigo (MIPS R3000) workstation



#### MIPS-32 ISA

- MIPS-32 uses 32 general purpose registers, each 32 bits wide
- The MIPS architecture can support up to 32 address lines.
- MIPS is a byte-addressable architecture
- The word size is 32-bits

# MIPS commonly used registers

| Register<br>Number | Register<br>Name | Description                                              |
|--------------------|------------------|----------------------------------------------------------|
| 0                  | \$zero           | The value 0                                              |
| 2-3                | \$v0 - \$v1      | (values) from expression evaluation and function results |
| 4-7                | \$a0 - \$a3      | (arguments) First four parameters for subroutine         |
| 8-15, 24-25        | \$t0 - \$t9      | Temporary variables                                      |
| 16-23              | \$s0 - \$s7      | Saved values representing final computed results         |
| 31                 | \$ra             | Return address                                           |



#### Categories of MIPS instructions





#### Arithmetic instructions







#### Arithmetic instruction





## MIPS Assembly Example

```
a = 5
b = 3
c = 10
x = a+b
y = x+7
x = y- a
z= c * x
result = z/a
```

```
li $s0, 5
li $s1, 3
li $s2, 10
add $t0, $s0, $s1
addi $t1, $t0, 7
sub $t0, $t1, $s0
mul $t3, $t0, $s2
div $s3, $t3, $s0
```

```
# Declare main as a global function
.globl main
# All program code is placed after the
# .text assembler directive
.text
# The label 'main' represents the starting point
main:
li $s0, 5
li $s1, 3
li $s2, 10
add $t0, $s0, $s1
addi $t1, $t0, 7
sub $t0, $t1, $s0
mul $t3, $t0, $s2
div $s3, $t3, $s0
li $v0, 10 # Sets $v0 to "10" to select exit syscall
syscall # Exit
```

```
[r01 = 0]
[at] = 0
[v1] = 0
[a0] = 7
[a1] = 2147481548
[a2] = 2147481580
[a3] = 0
```



## Thank You

